DESCRIPTION
This workshop provides an overview about the language SystemVerilog and provides an introduction into the new verification methodologies „Assertion Based Verification“, „Constrained Random Generation“ and „Functional Coverage“. Participant will learn how to use these powerful verification tools to speed up verification as well as to measure the verification progress and how these methodologies can be naturally applied to the verification of VHDL designs.
Content I Goals
- Basic knowledge of the language SystemVerilog
- Basics in the OOP concept (Object Oriented Programming) in SystemVerilog
- Use of OOP for faster and more efficient, reusable testbench designs
- Knowledge of the concept of an automated testbench
- Introduction to SystemVerilog assertions, constrained randomization, and functional coverage and how they can be integrated into testbenches within a VHDL design context
- Understanding how these concepts help to improve design quality and make verification more efficient
THE TRAINER
Alexandru Vlad Velea
has anElectronics, Telecommunications and Information Technology University degree followed by MBA postgraduate degree.
From 2005 on he has been covering mostly the following Siemens products:
• HDL design, simulation and synthesis
• Wiring and harness design
He has a bright knowledge as consultant/ advisor/ technical support/ tools trainer. He is Wiring Harness consultant/ advisor for the Mentor Graphics / Siemens tools since 2011 and Digital IC flow (design/ simulation/ synthesis) consultant/ advisor for the Mentor Graphics/ Siemens tools starting 2005.
We reserve the right to use another qualified trainer.
Requirements: HDL experience in verification und design I Duration: 3 days I Language: English / optional German I Price: 1.995,00 EUR net