Sign up to our newsletter
We will let you know about product solutions, updates, training, events and other interesting news.
More information to follow soon…..
The new corona virus has been occupying the world for months now. We have also carefully observed the development of the COVID 19 situation and how it could affect our event.
For everybody’s safety, the FPGA Verification Day 2020 will therefore take place virtually online this year. This is quite exciting. Participation is of course again free of charge.
We would have preferred to welcome you personally in Berlin. Nothing has changed in our efforts to put together a particularly attractive programme for you however.
You can look forward to the latest findings from the Wilson Reseach Group on FPGA Verification Trends, Challenges and Solutions. Harry Foster has evaluated the latest results, and he will present them together with Stefan Bauer.
We can already describe Espen Tallaksen as a regular guest. Of course, he will not be missing this year, he will speak about the topic of UVVM and the reduction of the verification time.
The IEC 62304 standard is a major subject in medical technology, and Tobias Baumann addresses the approval of an FPGA-based medical device. Certainly a topic, which can also be applied to other safety-critical designs.
Hans-Jürgen Schwender explains the integration of a flow requirements management segment and how tracking is achieved, from verification results to coverage metrics reports of the.
Don't miss a single presentation because quiz questions will be asked during the day. The quiz winner has the chance to win a great prize at the end of the day (and no, unfortunately it is not a free Questa license :)).
We hope to meet again in Berlin next year - for our personal networking.
Virtual Meeting Room opens
Coffee Break and first Quiz Questions
Ask the Experts and second Quiz Questions
Quiz Solutions and announcement of the winner
Everybody is talking about it and many companies are jumping on the functional safety train. The latest industry study from the Wilson Research Group shows, that almost 2/3 of today’s European FPGA design projects are used within a safety application, for example autonomous driving or airplanes.
Such safety applications require a high quality and a high reliability of the FPGAs.
But what is Functional Safety? Functional Safety is driving down the risk of Electrical and Electronics malfunctioning due to failures during operation. Standards like the ISO 26262 or the IEC 61508 focus on two areas of faults: Systematic Faults (try to make sure that your design or a part of your design or the functionality of your design does work correctly according to the specification) and Random HW Faults (EMI or Electro-migration can change the HW behavior). Functional fault testing discovers whether the actual operating behavior of the design under fault conditions is acceptable.
In this one day event, FPGA experts will talk about the functional safety development process with focus on Systematic Faults. Our experts will also be available for your individual questions during an open Q & A Session – and the day ends with a lucky draw and the chance get your hand on an exciting prize (no it’s not a free Questa license :)).
As some of the experts are not familiar with the German language (especially our Bavarian friend Stefan), presentations will be held in English.
Participation is of course free of charge.
26 September 2019 | Berlin | Germany
Select Hotel Berlin Spiegelturm
Ask the Experts followed by Prize Draw
Fields marked with * are mandatory.